# **Analog to Digital Conversion**

# **Amplitude Resolution**

The smallest change in the input signal that can be detected or distinguished by the system.

## **Amplitude Range**

The range of input values that the system can measure, from the smallest to the largest.

## **Amplitude Precision**

The number of distinct values that the system can represent for a measurement.

## **Time Quantization**

The time difference between consecutive samples in a system. determines how frequently the system captures data, affecting the ability to capture fast-changing signals.

#### Time Interval

The total duration over which samples are collected. defines the window of observation for the measurand.



The ADC range is the maximum and minimum ADC input (e.g., 0 to +3.3V)

The ADC **resolution** is the smallest distinguishable change in input (e.g., 3.3V/4095, which is about 0.81 mV).

Range(volts) = Precision(alternatives) \* Resolution(volts)

The **Successive Approximation** technique is one of the most widely used methods for ADC conversion

#### **Process:**

- For each clock, the hardware issues a new "guess" on Vdac by setting the bit under test to 1.
- If Vdac is higher than the unknown input Vin, the bit under test is cleared (set to 0).
- o If Vdac is less than Vin, the bit under test remains 1.

A 12-bit ADC requires 12 clock cycles to complete the conversion.

Start with the most significant bit (MSB) and work down to the least significant bit (LSB).

## ADC0\_PC\_R Register:

- Specifies the maximum sampling rate (see Table 14.2).
- Not the actual sampling rate, but the maximum possible.

| Value | Description         |
|-------|---------------------|
| 0x7   | 1M samples/second   |
| 0x5   | 500K samples/second |
| 0x3   | 250K samples/second |
| 0x1   | 125K samples/second |

## 2. Sampling Rate:

- In this chapter, the actual sampling rate is determined by the SysTick periodic interrupt rate.
- o The SysTick ISR (Interrupt Service Routine) will take one ADC sample.

Table 13-2. Samples and the Depth of Sequencers

| Sequencer | Number of Samples | Depth of FIFO |
|-----------|-------------------|---------------|
| SS3       | 1                 | 1             |
| SS2       | 4                 | 4             |
| SS1       | 4                 | 4             |
| SS0       | 8                 | 8             |

## 3. Power and Accuracy:

 Running at 125 kHz maximum mode (ADC0\_PC\_R = 1) is more accurate and consumes less power compared to 1 MHz maximum mode.

The ADC has four sequencers, To prioritize sequencers:

- Set ADC0\_SSPRI\_R = 0x0123, making sequencer 3 the highest priority.
- Ensure all sequencers have unique priorities.

Trigger settings are defined in the ADC0\_EMUX\_R register:

- Bits 15–12 (EM3) control the trigger mechanism.
- **EM3 = 0x0** configures software-triggered conversion.

Start conversion by writing 8 (SS3) to the ADC0\_PSSI\_R register.

Use ADC0\_ACTSS\_R to enable or disable specific sequencers.

TM4C123 has 12 ADC channels for different input pins, configured via ADC0\_SSMUX3\_R.

# 2 ADC0\_SSPRI\_R (Sequencer Priority Register)

- Sets priority for the four sequencers.
- Example: 0x0123 makes **sequencer 3** the highest priority.
- Ensures no conflicts between sequencers.

# ADC0\_EMUX\_R (Event Multiplexer Register)

- Configures the trigger source for ADC conversions.
- Bits 15–12 (EM3):
  - o 0x0 for software trigger.
  - o Other values allow hardware triggers (e.g., timer, PWM).

# ADC0\_PSSI\_R (Processor Sample Sequencer Initiate Register)

- Used to start a conversion on a sequencer.
- Writing 8 (SS3) initiates conversion on sequencer 3.

# ADC0\_ACTSS\_R (Active Sample Sequencer Register)

- Enables or disables sequencers.
- To use a sequencer, set the corresponding bit.
- Example: **Bit 3** for sequencer 3.

## ADC0\_SSMUX3\_R (Sample Sequencer Input Multiplexer Select Register)

- Selects the ADC channel to sample.
- Example: Writing 9 selects Channel 9 (PE4).

## ADC0\_SSCTL3\_R (Sample Sequencer Control Register)

- Configures sample behavior for sequencer 3.
- Key bits:
  - o **TS0**: Set for temperature measurement; clear for voltage input.
  - o **IEO**: Enable interrupt when the sample is complete.
  - o **END0**: Marks the end of the sequence (always set for sequencer 3).
  - o **D0**: Set for differential sampling; clear for single-ended.

# ADC0\_RIS\_R (Raw Interrupt Status Register)

- **INR3**: Flag set when conversion is complete on sequencer 3.
- Check this flag to know when the result is ready.

# ADC0\_ISC\_R (Interrupt Status and Clear Register)

- Clears the interrupt flag (INR3).
- Write 8 to clear the sequencer 3 interrupt.

## Channel 9 is connected to Pin PE4.

| IO  | Ain    | 0    |
|-----|--------|------|
| PB4 | Ain10  | Port |
| PB5 | Ain11  | Port |
| PD0 | Ain7   | Port |
| PD1 | Ain6   | Port |
| PD2 | Ain5   | Port |
| PD3 | Ain4   | Port |
| PE0 | Ain3   | Port |
| PE1 | Ain2   | Port |
| PE2 | Ain1   | Port |
| PE3 | Ain0   | Port |
| PE4 | Ain9   | Port |
| PF5 | A in 8 | Port |

PE5 | Ain8 | Port | e3210,d3210,e54,b54

- **Step 1.** We enable the ADC clock bit 0 in **SYSCTL\_RCGCADC\_R** for ADC0.
- **Step 2.** We enable the port clock for the pin that we will be using for the ADC input.
- **Step 3.** We wait for the two clocks to stabilize (some people found extra delay prevented hard faults)

- **Step 4.** Make that pin an input by writing zero to the **DIR** register.
- **Step 5.** Enable the alternative function on that pin by writing one to the **AFSEL** register.
- **Step 6.** Disable the digital function on that pin by writing zero to the **DEN** register.
- Step 7. Enable the analog function on that pin by writing one to the AMSEL register.
- **Step 8.** We set the **ADC0\_PC\_R** register specify the maximum sampling rate of the ADC. In this example, we will sample slower than 125 kHz, so the maximum sampling rate is set at 125 kHz. This will require less power and produce a longer sampling time, creating a more accurate conversion.
- **Step 9.** We will set the priority of each of the four sequencers. In this case, we are using just one sequencer, so the priorities are irrelevant, except for the fact that no two sequencers should have the same priority.
- **Step 10.** Before configuring the sequencer, we need to disable it. To disable sequencer 3, we write a 0 to bit 3 (ASEN3) in the ADCO\_ACTSS\_R register. Disabling the sequencer during programming prevents erroneous execution if a trigger event were to occur during the configuration process.
- **Step 11.** We configure the trigger event for the sample sequencer in the **ADCO\_EMUX\_R** register. For this example, we write a 0000 to bits 15–12 (**EM3**) specifying software start mode for sequencer 3.
- **Step 12.** Configure the corresponding input source in the **ADC0\_SSMUX3** register. In this example, we write the channel number to bits 3–0 in the **ADC0\_SSMUX3\_R** register. In this example, we sample channel 9, which is PE4.
- **Step 13.** Configure the sample control bits in the corresponding nibble in the **ADCO\_SSCTL3** register. When programming the last nibble, ensure that the **END** bit is set. Failure to set the **END** bit causes unpredictable behavior. Sequencer 3 has only one sample, so we write a 0110 to the **ADCO\_SSCTL3\_R** register. Bit 3 is the **TS0** bit, which we clear because we are not measuring temperature. Bit 2 is the **IE0** bit, which we set because we want to the **RIS** bit to be set when the sample is complete. Bit 1 is the **END0** bit, which is set because this is the last (and only) sample in the sequence. Bit 0 is the **D0** bit, which we clear because we do not wish to use differential mode.

**ENDO Must Be Set**: Without it, the ADC may attempt to read further samples that don't exist, causing errors.

Interrupt Handling: Setting IEO allows the program to monitor the conversion status via the RIS flag.

**Step 14.** Disable interrupts in ADC by clearing bits in the **ADC0\_IM\_R** register. Since we are using sequencer 3, we disable SS3 interrupts by clearing bit 3.

**Step 15.** We enable the sample sequencer logic by writing a 1 to the corresponding **ASEN3**. To enable sequencer 3, we write a 1 to bit 3 (**ASEN3**) in the **ADC0\_ACTSS\_R** register.

void ADC0\_Init(void) {

SYSCTL\_RCGCADC\_R |= 1; // Enable clock to ADC0

SYSCTL\_RCGCGPIO\_R |= 0x10; // Enable clock to GPIOE

GPIO\_PORTE\_AFSEL\_R  $\mid$ = 0x10; // Enable alternate function on PE4

GPIO PORTE DEN R &= ~0x10; // Disable digital I/O on PE4

GPIO\_PORTE\_AMSEL\_R |= 0x10; // Enable analog function on PE4

ADC0\_ACTSS\_R &= ~0x08; // Disable sequencer 3 during configuration

ADC0\_EMUX\_R =  $(ADC0_EMUX_R \& \sim 0xF000) \mid 0x0000; // Set EM3 to software start ADC0_SSPRI_R = 0x0123; // Set sequencer 3 as highest priority$ 

ADC0\_SSMUX3\_R = 9; // Select channel 9 (PE4)

ADC0\_SSCTL3\_R = 0x0006; // Set IE0 and END0, single-ended input

ADC0\_ACTSS\_R |= 0x08; // Enable sequencer 3 }

uint16\_t ADC0\_Read(void) {

ADC0\_PSSI\_R = 0x08; // Start conversion on sequencer 3

while ((ADC0\_RIS\_R & 0x08) == 0); // Wait for conversion to complete

uint16\_t result = ADC0\_SSFIFO3\_R & 0xFFF; // Read 12-bit result

ADC0\_ISC\_R = 0x08; // Clear completion flag return result; }

| 31-2  |       |       |     | 1     |       | 0              | Name  |                  |  |
|-------|-------|-------|-----|-------|-------|----------------|-------|------------------|--|
|       |       |       |     |       | ADC1  |                | ADC0  | SYSCTL_RCGCADC_R |  |
|       |       |       |     |       |       |                |       |                  |  |
| 31-14 | 13-12 | 11-10 | 9-8 | 7-6   | 5-4   | 3-2            | 1-0   |                  |  |
|       | SS3   |       | SS2 |       | SS1   |                | SS0   | ADC0_SSPRI_R     |  |
|       |       |       |     |       |       |                |       |                  |  |
|       | 31    | -16   |     | 15-12 | 11-8  | 7-4            | 3-0   |                  |  |
|       |       |       |     | EM3   | EM2   | EM1            | EM0   | ADC0_EMUX_R      |  |
|       |       |       |     |       |       |                |       |                  |  |
| 31-4  |       |       | 3   | 2     | 1     | 0              |       |                  |  |
|       |       |       |     | ASEN3 | ASEN2 | ASEN1          | ASEN0 | ADC0_ACTSS_R     |  |
|       |       |       |     |       | MU    | X0             |       | ADC0_SSMUX3_R    |  |
|       |       |       |     | TS0   | IE0   | END0           | D0    | ADC0_SSCTL3_R    |  |
|       |       |       |     | SS3   | SS2   | SS1            | SS0   | ADC0_PSSI_R      |  |
|       |       |       |     | INR3  | INR2  | INR1           | INR0  | ADC0_RIS_R       |  |
|       |       |       |     | MASK3 | MASK2 | MASK1          | MASK0 | ADC0_IM_R        |  |
|       |       |       |     | Speed |       |                |       | ADC0 PC R        |  |
|       |       |       |     |       | _     |                |       |                  |  |
|       |       |       |     |       |       |                |       |                  |  |
|       | 31    | -12   |     |       | 11-   |                |       |                  |  |
| DATA  |       |       |     |       |       | ADC0_SSFIFO3_R |       |                  |  |
|       |       |       |     |       |       |                |       |                  |  |

the analog input is 3.3V, the digital output will be 4095.

For ex 
$$1.65 \rightarrow 3.3$$
  
?  $\rightarrow 4095$ 

Digital Sample = (Analog Input (volts) • 4095) / 3.3V(volts)

The four steps of analog to digital conversion: 1) initiate conversion, 2) wait for the ADC to finish, 3) read the digital result, and 4) clear the completion flag.

according to the **Nyquist Theorem**, we must sample that signal at

$$f_s > 2f$$

if the analog signal does contain frequency components larger than  $\frac{1}{2}f_s$ , then there will be an aliasing error during the sampling process (performed with a frequency of  $f_s$ ).

**Aliasing** is when the digital signal appears to have a different frequency than the original analog signal.

Central Limit Theorem or clt states that if you have a signal with mean  $\mu$  and standard deviation  $\sigma$  and take sufficiently large random samples (n>30), calculate the average

there is a mode on the ADC to automatically take multiple samples and return the average. The ADC0\_SAC\_R register can be any value from 0 to 6. The possible choices are

ADC0\_SAC\_R = 0; // take one sample

ADC0\_SAC\_R = 1; // take 2 samples, return average

ADC0\_SAC\_R = 2; // take 4 samples, return average

ADC0\_SAC\_R = 3; // take 8 samples, return average

ADC0\_SAC\_R = 4; // take 16 samples, return average

ADC0 SAC R = 5; // take 32 samples, return average

ADC0\_SAC\_R = 6; // take 64 samples, return average

## SUMMARY:

# **Registers:**

- 1. ADC0\_PC\_R (ADC Sample Rate Control Register)
  - Sets the maximum sampling rate (e.g., 125 kHz or 1 MHz). Lower rates improve accuracy and save power.
- 2. ADC0\_SSPRI\_R (Sequencer Priority Register)
  - Assigns priority levels to the four ADC sequencers. Ensure all sequencers have unique priorities.
- 3. ADC0\_EMUX\_R (Event Multiplexer Register)
  - Configures the **trigger source** for ADC conversions.
    Example:
    - 0x0 → Software-triggered conversion.
    - Other values → Hardware triggers (e.g., Timer, PWM).
- 4. ADC0\_PSSI\_R (Processor Sample Sequencer Initiate Register)
  - o Starts a conversion on a selected sequencer. Writing 8 initiates sequencer 3.
- 5. ADC0\_ACTSS\_R (Active Sample Sequencer Register)
  - o Enables/disables specific sequencers. Example: Setting bit 3 enables sequencer 3.
- 6. ADC0\_SSMUX3\_R (Sample Sequencer Input Multiplexer Select Register)
  - Selects the ADC channel to sample.
    Example: Writing 9 selects Channel 9 (PE4).
- 7. ADC0\_SSCTLn (Sample Sequencer Control Register)
  - TS (Temperature Sensor Select):

Enables the internal temperature sensor input for a specific sample step.

• IE (Interrupt Enable):

Generates an interrupt when the current sample is complete.

• END (Sequence End):

Marks the end of the conversion sequence for the specified step.

• D (Differential Input Select):

Selects between **single-ended** or **differential** input mode.

- 8. ADC0\_RIS\_R (Raw Interrupt Status Register)
  - o Indicates conversion completion with the INR3 flag.
- 9. ADC0\_ISC\_R (Interrupt Status and Clear Register)

Clears the interrupt flag for sequencer 3.

#### 10. ADC0\_SAC\_R (Sample Averaging Control Register)

- Configures the ADC to take multiple samples and return the average.
  Values:
  - 0: Single sample.
  - 1: Average of 2 samples.
  - 6: Average of 64 samples.

## 11. ADC Digital Comparator Range (ADCDCCMPn)

Defines how the comparator will evaluate ADC results, such as checking if a result is above, below, or within a range.

Operational Modes

#### 1. Always Mode:

Interrupt/trigger continuously asserts when ADC value matches the comparison.

#### 2. Once Mode:

Interrupt/trigger asserts once when ADC value matches the comparison, only if the previous value didn't.

#### 3. Hysteresis-Always Mode:

Interrupt/trigger keeps asserting while ADC value is in the comparison range until it moves into the opposite band.

#### 4. Hysteresis-Once Mode:

Interrupt/trigger asserts once when ADC value matches, only if the previous value didn't, and the opposite band was crossed.

12. ADCTSSEL register is programmed to identify in which PWM module

#### FIFO:

- ADC0\_SSFIFO3\_R (Sample Sequencer FIFO)
  - o Stores **conversion results** for sequencer 3. The result is 12 bits wide.

# **Steps to Set Up ADC:**

- 1. **Enable ADC clock**: Set bit 0 in SYSCTL\_RCGCADC\_R for ADC0.
- 2. **Enable port clock**: Set the clock for the GPIO port used for the ADC input.
- 3. Stabilize clocks: Wait for clock stabilization.
- 4. Configure the input pin:
  - Set as input by writing 0 to the DIR register.

- o Enable the alternative function via AFSEL.
- Disable digital I/O using DEN.
- o Enable the analog function via AMSEL.
- 5. **Set maximum sampling rate**: Use ADC0\_PC\_R. Example: Set for 125 kHz for high accuracy.
- 6. **Set sequencer priorities**: Use ADC0\_SSPRI\_R to ensure unique priorities.
- 7. **Disable sequencer**: Temporarily disable with ADC0\_ACTSS\_R.
- 8. **Set trigger event**: Use ADC0\_EMUX\_R. Example: Software trigger (0x0).
- 9. **Configure input source**: Write channel number to ADC0\_SSMUX3\_R.
- 10. Set sample control bits: Use ADC0\_SSCTL3\_R. Ensure END bit is set for the last sample.
- 11. **Disable interrupts**: Clear bit 3 in ADC0\_IM\_R for sequencer 3.
- 12. **Enable sequencer**: Use ADC0\_ACTSS\_R. Set bit 3 for sequencer 3.
- 13. Initiate conversion: Write 8 to ADC0\_PSSI\_R to start conversion.
- 14. **Read result**: Access the result from ADC0\_SSFIFO3\_R.
- 15. Clear flag: Write 8 to ADC0\_ISC\_R to clear the completion flag.